主页 >> 半导体&集成电路(IC) >> 电源管理 IC - STW9NK90Z

STW9NK90Z

工厂型号: STW9NK90Z
型号类别: 电源管理 IC
厂商: ST Micro
型号: STW9NK90Z
批号: 11+
数量: 15092
更新日期: 2011/09/08

我们的销售团队能用多国语言交流,给予您及时的反馈!

*我们在周一至周五给你提供24小时的咨询服务。
*我们会在您询价24小时之内给予您一个详尽的报价。
*我们提供免费代用产品服务。

描述

特点

应用

STW9NK90Z 描述

    The SAB 80C515/80C535 is a stand-alone, high-performance single-chip microcontroller based on the SAB 8051/80C51 architecture. While maintaining all the SAB 80C51 operating characteristics, the SAB 80C515/80C535 incorporates several enhancements which significantly increase design flexibility and overall system performance.

STW9NK90Z 特点

    Clock input for entire chip. Maximum design frequency is 66 MHz (50 percent, 5 percent duty cycle). Global logic RESET function (asynchronous). Active low pulse with minimum duration 200ns. Slave mode input signal. Starts row processing sequence of the pixel row (i.e., pixel readout, ADC conversion, and writing of data to ADC registers). The rising edge of ROW_STRT should be synchronous with the falling edge of SYSCLK. A one-clock cycle wide active high pulse. The two-wire serial interface register setting switches this pin between input and output. Slave mode input signal. An active LOW signal that enables the column counter and initiates the readout process. Causes the 10-bit output port to be updated with data on the rising edge of the system clock. The two-wire serial interface register setting switches this pin between input and output. Trigger for snapshot mode. The two-wire serial interface register setting switches this pin between input and output. No connection should be made in slave mode. Slave mode input signal. Active low pulse that resets all photodetectors, starting a new integration cycle. No connection should be made in master mode or snapshot mode. Slave mode input signal. Active low pulse that controls transfer of charge from photodetector to memory inside each pixel for the entire pixel array. No connection should be made in master mode or snapshot mode. Slave mode input signal. Active low pulse to reset all pixel memories. No connection should be made in master mode or snapshot mode. Serial port clock. Maximum frequency is 1 MHz. Bias setting voltage for VLN_AMP or VLN_OUT. VLN_AMP and VLN_OUT can be individually disconnected from their internal biases via the two-wire serial interface and driven by this input. Bias setting voltage for pixel source following operating current. Bias setting voltage for the column source follower operating current. Dark offset cancellation. Polarity of offset is set via the two-wire serial interface. Op amp bias.

STW9NK90Z 应用

    host processor, other STW9NK90Zs, memory or I/O transfers). Programs can be downloaded to the STW9NK90Z using DMA transfers. Asynchronous off-chip peripherals can control two DMA channels using DMA Request/Grant lines (DMAR1C2, DMAG1C2). Other DMA features include interrupt generation upon completion of DMA transfers, two-dimensional DMA, and DMA chaining for automatic linked DMA transfers.
询价
姓名 *: 除了和您交流有关我们公司的相关信息,我们不会把您的电子邮件用于其他任何目的, 同时,公司也不会向第三方提供或透漏您的信息。
公司名称 *:
联系电话 *:
电子邮箱 *:
型号 *:
数量 *:
内容 :
如果我们公司的库存数据库中没有您需要的元器件,请在备注栏输入型号、数量,我们会为您提供紧急物料搜寻服务查找。

相关型号

型号
数量
厂商
批号
描述
询价
8405
11+
6201
11+
9427
08+
S3901/S3904 series do not require any DC voltage
9716
11+
7046
11+
9050
11+
6718
11+
4458
11+
5125
11+
10984
11+
13510
11+
6778
11+
5257
11+
7157
11+
9113
11+
  Vth can be expressed as voltage between gat
12954
11+
The HYB 39S256400/800/160T are four bank Synchron
18234
11+
In addition, the devices are static designs which
10146
11+
VREF (Voltage Reference Output): This pin provides